《電子技術(shù)應(yīng)用》
您所在的位置:首頁 > 模擬設(shè)計(jì) > 解決方案 > LatticeLPTM10-12107混合信號(hào)平臺(tái)管理方案

LatticeLPTM10-12107混合信號(hào)平臺(tái)管理方案

2011-07-28
作者:Lattice公司

Lattice公司的平臺(tái)管理器件系列代表了第三代混合信號(hào)器件,可編稱程的平臺(tái)管理器件由于集成可編程的模擬和邏輯,支持眾多的共同功能如功率管理,數(shù)字管理和膠合邏輯,大大簡(jiǎn)化了板的管理,不僅降低了成本,還提高系統(tǒng)可靠性,提供了設(shè)計(jì)高度靈活性.本文介紹了LPTM10-12107平臺(tái)管理器件主要特性,方框圖, 典型應(yīng)用框圖和平臺(tái)管理開發(fā)板電路圖與材料清單.

The Lattice Platform Manager integrates board power management (hot-swap, sequencing, monitoring, reset generation, trimming and margining) and digital board management functions (reset tree, non-volatile error logging, glue logic, board digital signal monitoring and control, system bus interface, etc.) into a single integrated solution. The Platform Manager device provides 12 independent analog input channels to monitor up to 12 power supply test points. Up to 12 of these input channels can be monitored through differential inputs to support remote ground sensing. Each of the analog input channels is monitored through two independently programmable comparators to support both high/low and in-bounds/ out-of-bounds (window-compare) monitor functions. Up to six general purpose 5V tolerant digital inputs are also provided for miscellaneous control functions. There are 16 open-drain digital outputs that can be used for controlling DC-DC converters, low-drop-out regulators (LDOs) and opto-couplers, as well as for supervisory and general purpose logic interface functions. Four of these outputs (HVOUT1-HVOUT4) may be configured as high-voltage MOSFET drivers. In highvoltage mode these outputs can provide up to 12V for driving the gates of n-channel MOSFETs so that they can be used as high-side power switches controlling the supplies with a programmable ramp rate for both ramp up and ramp down.

Features Precision Voltage Monitoring Increases? Reliability

• 12 independent analog monitor inputs

• Differential inputs for remote ground sense

• Two programmable threshold comparators per analog input

• Hardware window comparison

• 10-bit ADC for I2C monitoring ?

High-Voltage FET Drivers Enable Integration

• Power supply ramp up/down control

• Programmable current and voltage output

• Independently configurable for FET control or digital output ?

Power Supply Margin and Trim Functions

• Trim and margin up to eight power supplies

• Dynamic voltage control through I2C

• Independent Digital Closed-Loop Trim function for each output ?

Programmable Timers Increase Control Flexibility

• Four independent timers

• 32 us to 2 second intervals for timing sequences ?

PLD Resources Integrate Power and Digital Functions

• 48-macrocell CPLD

• 640 LUT4s FPGA

• Up to 107 digital I/Os

• Up to 6.1 Kbits distributed RAM ?

Programmable sysIO™ Buffer Supports a Range of Interfaces

• LVCMOS 3.3/2.5/1.8/1.5/1.2

• LVTTL ?

System-Level Support

• Single 3.3V supply operation

• Industrial temperature range: -40°C to +85°C ?

In-System Programmability Reduces Risk

• Integrated non-volatile configuration memory

• JTAG programming interface ?

Package Options

• 128-pin TQFP

• 208-ball ftBGA

• RoHS compliant and halogen-free

圖1a. LPTM10-12107方框圖

The Platform Manager™ product family represents the third-generation of mixed-signal devices available from Lattice. Programmable Platform Manager devices simplify board management design significantly by integrating programmable analog and logic to support many common functions, such as power management, digital housekeeping and glue logic. By integrating these support functions, Platform Manager devices not only reduce the cost of these functions compared to traditional approaches, but also improve system reliability and provide a high degree of design flexibility that minimizes the risk of circuit board re-spins.

Using the preloaded Board Digital Management design provided with the development kit, you can test within minutes power management functions such as power supply hot swap control, redundant supply selection and payload power management. Digital management support functions include reset distribution, system interfacing, power-on configuration and fault monitoring and logging. The kit also demonstrates enhanced power management features such as power supply closed loop trimming and margining. Power for the board comes from a 12VDC wall plug supply.

This user’s guide describes how to start using the Platform Manager Development Kit, an easy-to-use system for evaluating and designing with the Platform Manager mixed-signal device. The kit serves as a development test environment to build designs for power supply man­agement functions such as sequencing, power supply fault logging, trimming, reset generation, high-side MOSFET drive and user logic I/O expansion in an FPGA.

LPTM10-12107平臺(tái)管理開發(fā)板主要特性:

The Platform Manager Development Kit includes:

• Platform Manager Evaluation Board containing the Platform Manager LPTM10-12107 device in a 208-ball ftBGA package

• USB programming support on-board

• 4Mbit SPI Flash memory for logging data and faults

• SPI and I2C interfaces

• 2x16 expansion header for I2C, SPI and general purpose data bus, I/O

• Two 4-bit DIP switches

• Three push-buttons for input control, reset, etc.

• DAC and A/D convertors for trimming power supplies

• LED displays

• LCD display

• Adjustable potentiometers for user faults or demos

• Thermistor circuit for temperature sensing

• LDO to demo sequencing and trim functions

• DC-DC convertor to demo sequencing and trim functions

• Two LDOs for main chip power and VCCIO supplies.

• VMON, voltage monitors for on-board and off-board power supply monitoring

• Off-board screw connectors for user loads and testing

• Prototyping/interface connections

• Pre-loaded Demo – The Platform Manager Development Kit contains a pre-loaded demo design that illustrates many of the key features of the Platform Manager device.

• USB Connector Cable – The Platform Manager Evaluation Board is programmed via the USB cable driven from the user’s computer. This USB cable is included in the Platform Manager Development Kit.

• Power Supply – The Platform Manager Evaluation board is powered by an AC adapter (included).

• Platform Manager Development Kit QuickSTART Guide – Provides information on connecting the Platform Man-ager Evaluation Board, getting started with the pre-programmed demo, and starting your own design.

• Platform Manager Development Kit Web Page – The Platform Manager Development Kit Web Page provides access to the latest documentation, demo designs and additional resources.

圖1b.LPTM10-12107平臺(tái)管理評(píng)估板外形圖

圖2.LPTM10-12107平臺(tái)管理開發(fā)板方框圖

Platform Manager is shown below in a board application where it is providing power management functions to detect faults across up to 12 supplies, margin and trim up to 8 supplies, capture and integrate 12V hot swap. It is  also providing digital support including log information to NV memory, flexible reset distribution and configuration of payload ICs at power-on.

圖3.LPTM10-12107平臺(tái)管理的典型應(yīng)用框圖

圖4.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:Mux

圖5.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:Bank0, Bank3

圖6.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:LPTM10-12107-DEC-EVN

圖7.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:Headers Logo

圖8.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:JTAG鏈

圖9.LPTM10-12107平臺(tái)管理開發(fā)板電路圖: LCD Bank3

圖10.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:LED

圖11.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:CPLD輸出

圖12.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:USB部分

圖13.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:板電源

圖14.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:用戶電源

圖15.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:SPI Flash Fan Pad

圖16.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:DIP開關(guān)

圖17.LPTM10-12107平臺(tái)管理開發(fā)板電路圖:VMON,DAC和滑動(dòng)電位計(jì)
LPTM10-12107平臺(tái)管理開發(fā)板材料清單:


詳情請(qǐng)見:
http://www.latticesemi.com/documents/DS1036.pdf

http://www.latticesemi.com/documents/EB58.pdf



本站內(nèi)容除特別聲明的原創(chuàng)文章之外,轉(zhuǎn)載內(nèi)容只為傳遞更多信息,并不代表本網(wǎng)站贊同其觀點(diǎn)。轉(zhuǎn)載的所有的文章、圖片、音/視頻文件等資料的版權(quán)歸版權(quán)所有權(quán)人所有。本站采用的非本站原創(chuàng)文章及圖片等內(nèi)容無法一一聯(lián)系確認(rèn)版權(quán)者。如涉及作品內(nèi)容、版權(quán)和其它問題,請(qǐng)及時(shí)通過電子郵件或電話通知我們,以便迅速采取適當(dāng)措施,避免給雙方造成不必要的經(jīng)濟(jì)損失。聯(lián)系電話:010-82306118;郵箱:aet@chinaaet.com。