基于SoC的数模混合验证的平台实现方法
电子技术应用
李密,徐荣文,陈旭江,张鑫全
小华半导体有限公司
摘要: 目前集成电路的模拟电路在SoC(System on Chip)验证期间大多采用行为级模型(behavior model)的形式进行基本的连接性的验证。但随着当今世界在集成电路方面的电路的复杂度越来越高,规模越来越大,SoC或者MCU集成的模拟模块也越来越多,越来越复杂,数模验证的复杂度剧增。基于上述问题,致力于开发一种基于SoC的数模混合验证DMS(Digital Mixed-Signal models)的平台实现方法,以解决芯片级数模交互的功能、时序、低功耗功能、低功耗指标等只能等到回片测试才能检验的正确性,提升验证的完备性等。
中圖分類號(hào):TN402 文獻(xiàn)標(biāo)志碼:A DOI: 10.16157/j.issn.0258-7998.256960
中文引用格式: 李密,徐榮文,陳旭江,等. 基于SoC的數(shù)?;旌向?yàn)證的平臺(tái)實(shí)現(xiàn)方法[J]. 電子技術(shù)應(yīng)用,2026,52(3):61-64.
英文引用格式: Li Mi,Xu Rongwen,Chen Xujiang,et al. Implementation method of SoC-based digital mixed-signal verification platform[J]. Application of Electronic Technique,2026,52(3):61-64.
中文引用格式: 李密,徐榮文,陳旭江,等. 基于SoC的數(shù)?;旌向?yàn)證的平臺(tái)實(shí)現(xiàn)方法[J]. 電子技術(shù)應(yīng)用,2026,52(3):61-64.
英文引用格式: Li Mi,Xu Rongwen,Chen Xujiang,et al. Implementation method of SoC-based digital mixed-signal verification platform[J]. Application of Electronic Technique,2026,52(3):61-64.
Implementation method of SoC-based digital mixed-signal verification platform
Li Mi,Xu Rongwen,Chen Xujiang,Zhang Xinquan
Xiaohua Semiconductor Co., Ltd.
Abstract: At present, most of the analog circuits of integrated circuits are verified in the form of behavior models during SoC (System on Chip) verification. However, as the complexity and scale of circuits in integrated circuits in the world become higher and larger, there are more and more analog modules integrated by SoCs or MCUs, which are becoming more and more complex, and the complexity of digital-analog verification has increased dramatically. Based on the above problems, we are committed to developing a platform implementation method for Digital Mixed-Signal (DMS) verification based on SoC, so as to solve the correctness of the functions, timing, low-power functions, and low-power indicators of chip-level digital-analog interaction that can only be verified by waiting for the return test, and improve the completeness of verification.
Key words : behavior model;digital mixed-signal models verification;DMS;completeness
引言
目前集成電路的模擬電路在SoC(System on Chip)驗(yàn)證期間大多采用行為級(jí)模型(behavior model)的形式進(jìn)行基本的連接性的驗(yàn)證。但隨著當(dāng)今世界在集成電路方面的電路的復(fù)雜度越來(lái)越高,規(guī)模越來(lái)越大,SoC或者M(jìn)CU集成的模擬模塊也越來(lái)越多,越來(lái)越復(fù)雜,數(shù)模驗(yàn)證的復(fù)雜度劇增。當(dāng)前集成電路模擬電路在 SoC 驗(yàn)證中多采用行為級(jí)模型,但其無(wú)法真實(shí)反映模擬行為,導(dǎo)致數(shù)模交互相關(guān)特性需回片測(cè)試驗(yàn)證,且模擬獨(dú)立驗(yàn)證難以收集覆蓋率,影響驗(yàn)證完備性。因此,本文闡述一種基于SoC的數(shù)模混合驗(yàn)證DMS(Digital Mixed-Signal models)的平臺(tái)實(shí)現(xiàn)方法,以解決芯片級(jí)數(shù)模交互的功能、時(shí)序、低功耗功能、低功耗指標(biāo)等只能等到回片測(cè)試才能檢驗(yàn)的正確性,提升驗(yàn)證的完備性等。
本文詳細(xì)內(nèi)容請(qǐng)下載:
http://ihrv.cn/resource/share/2000007005
作者信息:
李密,徐榮文,陳旭江,張?chǎng)稳?/p>
(小華半導(dǎo)體有限公司,上海 201210)

此內(nèi)容為AET網(wǎng)站原創(chuàng),未經(jīng)授權(quán)禁止轉(zhuǎn)載。
