《電子技術(shù)應(yīng)用》
您所在的位置:首頁 > 模擬設(shè)計 > 解決方案 > TIADS529480MSPS8路醫(yī)學(xué)圖像解決方案

TIADS529480MSPS8路醫(yī)學(xué)圖像解決方案

2011-11-23
作者:TI公司

TI公司的ADS5294是80MSPS/14位 8路ADC,具有低功耗,高SNR和低SFDR,以及連續(xù)過載恢復(fù),適用于高性能系統(tǒng)設(shè)計. ADS5294具有數(shù)乁信號處理核,包括數(shù)字濾波器模塊, 可編程數(shù)字增益0 dB到12 dB,內(nèi)部和外接基準電壓,1.8V工作電壓,主要用在超聲圖像,通信設(shè)備和多路數(shù)據(jù)采集.本文介紹了ADS5294主要特性,方框圖, 模擬輸入模型和電路,評估模塊測試圖以及評估模塊電路圖,材料清單和PCB布局圖.

Using CMOS process technology and innovative circuit techniques, the ADS5294 is a low power 80MSPS 8-Channel ADC. Low power consumption, high SNR, low SFDR, and consistent overload recovery allow users to design high performance systems.

The ADS5294 has a digital processing block that integrates several commonly used digital functions for improving system performance. It includes a digital filter module that has built-in decimation filters (with low-pass, high-pass and band-pass characteristics).

The decimation rate is also programmable (by 2, by , or by 8). This makes it useful for narrow-band applications, where the filters can be used conveniently to improve SNR and knock-off harmonics, while at the same time reducing the output data rate. The device includes an averaging mode where two channels (or even four channels) can be averaged to improve SNR.

Serial LVDS outputs reduce the number of interface lines and enable the highest system integration. The digital data from each channel ADC can be output over one or two wires of LVDS output lines depending on the ADC sampling rate. This 2-wire interface helps keep the serial data rate low, allowing low cost FPGA based receivers to be used even at high sample rate. The ADC resolution can be programmed to 12 bit or 14 bit through register. A very unique feature is the programmable mapping module that allows flexible mapping between the input channels and the LVDS output pins. This helps greatly reduce the complexity of LVDS output routing and can potentially result in cheaper system boards by reducing the number of PCB layers.

The device integrates an internal reference trimmed to accurately match across devices. Best performance is expected to be achieved through the internal reference mode. The device can be driven with external references as well. The device is available in a 12 mm × 12 mm 80-pin QFP. It is specified over a –40°C to 85°C operating temperature range. ADS5294 is completely pin-to-pin and register compatible to ADS5292 QFP. It is specified over a –40°C to 85°C operating temperature range. ADS5294 is completely pin-to-pin and register compatible to ADS5292.

ADS5294主要特性:

Maximum Sample Rate: 80 MSPS/14-Bit

High Signal-to-Noise Ratio

75.5-dBFS SNR at 5 MHz/80 MSPS

78.2-dBFS SNR at 5 MHz/80 MSPS and Decimation Filter Enabled

84-dBc SFDR at 5 MHz/80 MSPS

Low Power Consumption

58 mW/CH at 50 MSPS

77 mW/CH at 80 MSPS (2 LVDS Wire Per Channel)

Digital Processing Block

Programmable FIR Decimation Filter and Oversampling to

Minimize Harmonic Interference

Programmable IIR High Pass Filter to Minimize DC Offset

Programmable Digital Gain: 0 dB to 12 dB

2- or 4- Channel Averaging

Flexible Serialized LVDS Outputs:

One or Two Wires of LVDS Output Lines per Channel

Depending on ADC Sampling Rate

Programmable Mapping Between ADC Input Channels and

LVDS Output Pins-Eases Board Design

Variety of Test Patterns to Verify Data Capture

by FPGA/Receiver

Internal and External References

1.8V Operation for Low Power Consumption

Low-Frequency Noise Suppression

ADS5294應(yīng)用:

Ultrasound Imaging

Communication Applications

Multi-channel Data Acquisition

圖1. ADS5294方框圖

圖2. ADS5294模擬輸入模型

圖3. ADS5294模擬輸入驅(qū)動電路

ADS5294評估模塊

This user’s guide gives a general overview of the evaluation module (EVM) and provides a general description of the features and functions to be considered while using this module. This manual is applicable to the ADS5294 analog-to-digital converters (ADC), which collectively are referred to as ADS529x. Use this document in combination with the respective ADC data sheet. The ADS529xEVM provides a platform for evaluating the ADC under various signal, clock, reference, and power supply conditions.


圖4.ADS5294 EVM和TSW1250EVM硬件連接圖

圖5.ADS5294評估測試圖

圖6.ADS5294 EVM電路圖(1)

圖7.ADS5294 EVM電路圖(2)

圖8.ADS5294 EVM電路圖(3)

圖9.ADS5294 EVM電路圖(4)

圖10.ADS5294 EVM電路圖(5)

圖11.ADS5294 EVM電路圖(6)

圖12.ADS5294 EVM電路圖(7)

圖13.ADS5294 EVM電路圖(8)

圖14.ADS5294 EVM電路圖(9)

ADS5294 EVM材料清單(BOM):



圖15.ADS5294 EVM PCB布局圖
詳情請見:
http://www.ti.com/lit/ds/symlink/ads5294.pdf

http://www.ti.com/lit/ug/slau355/slau355.pdf



本站內(nèi)容除特別聲明的原創(chuàng)文章之外,轉(zhuǎn)載內(nèi)容只為傳遞更多信息,并不代表本網(wǎng)站贊同其觀點。轉(zhuǎn)載的所有的文章、圖片、音/視頻文件等資料的版權(quán)歸版權(quán)所有權(quán)人所有。本站采用的非本站原創(chuàng)文章及圖片等內(nèi)容無法一一聯(lián)系確認版權(quán)者。如涉及作品內(nèi)容、版權(quán)和其它問題,請及時通過電子郵件或電話通知我們,以便迅速采取適當措施,避免給雙方造成不必要的經(jīng)濟損失。聯(lián)系電話:010-82306118;郵箱:aet@chinaaet.com。